



# Wide Supply Range, Rail-to-Rail Output Instrumentation Amplifier with a Minimum Gain of 5

Check for Samples: INA827

#### **FEATURES**

- Eliminates Errors from External Resistors at Gain of 5
- Common-Mode Range Goes Below Negative Supply
- Input Protection: Up to ±40 V
- Rail-to-Rail Output
- Outstanding Precision:
  - Common-Mode Rejection: 88 dB, min
  - Low Offset Voltage: 150 μV, max
  - Low Drift: 2.5 μV/°C, max
  - Low Gain Drift: 1 ppm/°C, max (G = 5 V/V)
  - Power-Supply Rejection:100 dB, min (G = 5)
  - Noise: 17 nV/ $\sqrt{Hz}$ , G = 1000 V/V
- High Bandwidth:
  - G = 5: 600 kHz
  - G = 100: 150 kHz
- Supply Current: 200 μA, typ
- · Supply Range:
  - Single Supply: +2.7 V to +36 VDual Supply: ±1.35 V to ±18 V
- Specified Temperature Range:
  - -40°C to +125°C
- Package: MSOP-8

#### **APPLICATIONS**

- Industrial Process Controls
- Multichannel Systems
- Power Automation
- Weigh Scales
- Medical Instrumentation
- Data Acquisition

#### DESCRIPTION

The INA827 is a low-cost instrumentation amplifier (INA) that offers extremely low power consumption and operates over a very wide single- or dual-supply range. The device is optimized for the lowest possible gain drift of only 1 ppm per degree Celsius in G=5, which requires no external resistor. However, a single external resistor sets any gain from 5 to 1000.

The INA827 is optimized to provide excellent common-mode rejection ratio (CMRR) of over 88 dB (G = 5) over frequencies up to 5 kHz. In G = 5, CMRR exceeds 88 dB across the full input common-mode range from the negative supply all the way up to 1 V of the positive supply. Using a rail-to-rail output, the INA827 is well-suited for low-voltage operation from a 2.7 V single-supply as well as dual supplies up to  $\pm 18$  V. Additional circuitry protects the inputs against overvoltage of up to  $\pm 40$  V beyond the power supplies by limiting the input currents to a save level.

The INA827 is available in a small MSOP-8 package and is specified for the -40°C to +125°C temperature range. For a similar instrumentation amplifier with a gain range of 1 V/V to 1000 V/V, see the INA826.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PhotoMOS is a registered trademark of Panasonic Electric Works Europe AG. All other trademarks are the property of their respective owners.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### PACKAGE AND ORDERING INFORMATION(1)

| PRODUCT  | PACKAGE-LEAD | PACKAGE<br>DESIGNATOR | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT MEDIA,<br>QUANTITY |
|----------|--------------|-----------------------|--------------------|--------------------|------------------------------|
| INIA 007 | MCODO        | DOK                   | IDCI               | INA827AIDGK        | Tape and Reel, 250           |
| INA827   | MSOP-8       | DGK                   | IPSI               | INA827AIDGKR       | Tape and Reel, 3000          |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or visit the device product folder at <a href="https://www.ti.com">www.ti.com</a>.

### ABSOLUTE MAXIMUM RATINGS(1)

|                                      |                           | VALUE       | UNIT |
|--------------------------------------|---------------------------|-------------|------|
| Voltage                              | Supply                    | pply ±20    |      |
| Voltage                              | Input                     | ±40         | V    |
| REF input                            |                           | ±20         | V    |
| Output short-circuit <sup>(2)</sup>  |                           | Continuous  |      |
|                                      | Operating, T <sub>A</sub> | −55 to +150 | °C   |
| Temperature range                    | Storage, T <sub>stg</sub> | -65 to +150 | °C   |
|                                      | Junction, T <sub>J</sub>  | +175        | °C   |
| Electrostatic discharge (ESD) rating | Human body model (HBM)    | 2000        | V    |

<sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

Submit Documentation Feedback

Copyright © 2012, Texas Instruments Incorporated

<sup>(2)</sup> Short-circuit to V<sub>S</sub> / 2.



#### **ELECTRICAL CHARACTERISTICS**

At  $T_A$  = +25°C,  $V_S$  = ±15 V,  $R_L$  = 10 k $\Omega$ ,  $V_{REF}$  = 0 V, and G = 5, unless otherwise noted.

|                  |                               |                              |                                                                                                |                                                                                               |             | INA827  |                  |                    |
|------------------|-------------------------------|------------------------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------------|---------|------------------|--------------------|
|                  | PARAMET                       | ER                           |                                                                                                | TEST CONDITIONS                                                                               | MIN         | TYP     | MAX              | UNIT               |
| INPUT            |                               |                              |                                                                                                |                                                                                               | "           |         |                  |                    |
|                  |                               |                              | RTI, V <sub>OS</sub> = V <sub>OSI</sub> + (                                                    | V <sub>OSO</sub> / G)                                                                         |             | 40      | 150              | μV                 |
| V <sub>OSI</sub> | 0.00 (1)                      | Input stage                  | $T_A = -40^{\circ}\text{C to } +125^{\circ}$                                                   | $T_A = -40$ °C to +125°C                                                                      |             |         | 2.5              | μV/°C              |
| .,               | Offset voltage <sup>(1)</sup> |                              | RTI, V <sub>OS</sub> = V <sub>OSI</sub> + (                                                    | V <sub>OSO</sub> / G)                                                                         |             | 500     | 2000             | μV                 |
| V <sub>OSO</sub> |                               | Output stage                 | $T_A = -40^{\circ}\text{C to } +125^{\circ}$                                                   | $T_A = -40^{\circ}\text{C to } + 125^{\circ}\text{C}$                                         |             | 5       | 30               | μV/°C              |
|                  | 1                             |                              | $G = 5$ , $V_S = \pm 1.35$                                                                     | √ to ±18 V                                                                                    | 100         | 120     |                  | dB                 |
| PSRR             | Power-supply reje             | ection ratio                 | $G = 10, V_S = \pm 1.35$                                                                       | V to ±18 V                                                                                    | 106         | 126     |                  | dB                 |
|                  |                               |                              | G > 100, V <sub>S</sub> = ±1.3                                                                 | 5 V to ±18 V                                                                                  | 120         | 140     |                  | dB                 |
| 7                | l                             | Differential                 |                                                                                                |                                                                                               |             | 2    1  |                  | GΩ    pF           |
| $Z_{IN}$         | Impedance                     | Common-mode                  |                                                                                                |                                                                                               |             | 10    5 |                  | GΩ    pF           |
|                  | RFI filter, -3-dB f           | requency                     |                                                                                                |                                                                                               |             | 25      |                  | MHz                |
|                  |                               |                              | $V_S = \pm 1.35 \text{ V to } \pm 18 \text{ V}, V_O = 0 \text{ V}$                             |                                                                                               | (V-) - 0.2  |         | (V+) - 0.9       | V                  |
| $V_{CM}$         | CM Operating input range (2)  |                              | $V_S = \pm 1.35 \text{ V to } \pm 18 \text{ V}, V_O = 0 \text{ V}, T_A = +125^{\circ}\text{C}$ |                                                                                               | (V-) - 0.05 |         | (V+) - 0.8       | V                  |
|                  |                               |                              | $V_S = \pm 1.35 \text{ V to } \pm 1.35 \text{ V}$                                              | $V_S = \pm 1.35 \text{ V to } \pm 18 \text{ V}, V_O = 0 \text{ V}, T_A = -40^{\circ}\text{C}$ |             |         | V+) - 0.95       | V                  |
|                  | Input overvoltage             | range                        | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                           |                                                                                               | (V+) - 40   |         | (V-) + 40        | V                  |
|                  |                               |                              | $G = 5$ , $V_{CM} = V$                                                                         |                                                                                               | 88          | 100     |                  | dB                 |
|                  |                               |                              | DC to 60 Hz                                                                                    | $G = 10$ , $V_{CM} = V - to (V+) - 1 V$                                                       | 94          | 106     |                  | dB                 |
| CMRR             | Common mode r                 | piaction ratio               | ratio                                                                                          | $G > 100, V_{CM} = V- to (V+) - 1 V$                                                          | 110         | 126     |                  | dB                 |
| CIVIKK           | Common-mode rejection ratio   | Sermina mode rejection ratio |                                                                                                | $G = 5$ , $V_{CM} = V - to (V+) - 1 V$                                                        |             | 88      |                  | dB                 |
|                  |                               |                              | At 5 kHz                                                                                       | $G = 10$ , $V_{CM} = V - to (V+) - 1 V$                                                       |             | 94      |                  | dB                 |
|                  |                               |                              |                                                                                                | $G > 100, V_{CM} = V- to (V+) - 1 V$                                                          |             | 104     |                  | dB                 |
| BIAS C           | URRENT                        |                              | •                                                                                              |                                                                                               |             |         |                  |                    |
|                  | Input bigg ourrent            |                              |                                                                                                |                                                                                               |             | 35      | 50               | nA                 |
| I <sub>B</sub>   | Input bias current            |                              | $T_A = -40^{\circ}\text{C to } +125^{\circ}$                                                   | 5°C                                                                                           |             |         | 95               | nA                 |
|                  | Input offset ourres           | n+                           |                                                                                                |                                                                                               | -5          | 0.7     | 5                | nA                 |
| los              | Input offset currer           | п                            | $T_A = -40^{\circ}C \text{ to } +125^{\circ}$                                                  | 5°C                                                                                           |             |         | 10               | nA                 |
| NOISE            | VOLTAGE <sup>(3)</sup>        |                              |                                                                                                |                                                                                               |             |         |                  |                    |
| e <sub>NI</sub>  | Valtage poice                 | Input                        | f = 1 kHz, G = 1000                                                                            | $P_{S} = 0 \Omega$                                                                            |             | 17      | 18               | nV/√ <del>Hz</del> |
| e <sub>NO</sub>  | Voltage noise                 | Output                       | f = 1 kHz, G = 5, R                                                                            | S = 0 Ω                                                                                       |             | 250     | 285              | nV/√ <del>Hz</del> |
| DTI              | Referred to innet             |                              | $G = 5$ , $f_B = 0.1$ Hz t                                                                     |                                                                                               | 1.4         |         | $\mu V_{PP}$     |                    |
| RTI              | Referred-to-input             |                              | $G = 1000, f_B = 0.1$                                                                          | Hz to 10 Hz, $R_S = 0 \Omega$                                                                 |             | 0.5     |                  | $\mu V_{PP}$       |
|                  | Noise ourrent                 |                              | f = 1 kHz                                                                                      |                                                                                               |             | 120     |                  | fA/√ <del>Hz</del> |
| i <sub>N</sub>   | Noise current                 |                              | f <sub>B</sub> = 0.1 Hz to 10 H                                                                |                                                                                               | 5           |         | pA <sub>PP</sub> |                    |

$$Total \ RTI \ voltage \ noise = \sqrt{\left(e_{NI}\right)^2 + \left(\frac{e_{NO}}{G}\right)^2}$$

Copyright © 2012, Texas Instruments Incorporated

Total offset, referred-to-input (RTI):  $V_{OS} = V_{OSI} + (V_{OSO} / G)$ . Input voltage range of the INA827 input stage. The input range depends on the common-mode voltage, differential voltage, gain, and reference voltage. See the Typical Characteristics for more information.

### **ELECTRICAL CHARACTERISTICS (continued)**

At  $T_A$  = +25°C,  $V_S$  = ±15 V,  $R_L$  = 10 k $\Omega$ ,  $V_{REF}$  = 0 V, and G = 5, unless otherwise noted.

|                 |                     |                |                                                       |            | INA827                                           |            |        |
|-----------------|---------------------|----------------|-------------------------------------------------------|------------|--------------------------------------------------|------------|--------|
|                 | PARAMET             | ER             | TEST CONDITIONS                                       | MIN        | TYP                                              | MAX        | UNIT   |
| GAIN            |                     |                |                                                       |            |                                                  |            |        |
| G               | Gain equation       |                |                                                       | 5 +        | $\frac{80 \text{ k}\Omega}{\text{R}_{\text{G}}}$ |            | V/V    |
| G               | Range of gain       |                |                                                       | 5          |                                                  | 1000       | V/V    |
| 05              | 0 :                 |                | $G = 5, V_O = \pm 10 \text{ V}$                       |            | ±0.005                                           | ±0.035     | %      |
| GE              | Gain error          |                | G = 10 to 1000, V <sub>O</sub> = ±10 V                |            | ±0.1                                             | ±0.4       | %      |
|                 | 0-1                 | (4)            | $G = 5$ , $T_A = -40$ °C to $+125$ °C                 |            | ±0.1                                             | ±1         | ppm/°C |
|                 | Gain versus temp    | perature · · · | $G > 5$ , $T_A = -40^{\circ}C$ to $+125^{\circ}C$     |            | 8                                                | 25         | ppm/°C |
|                 | Cain nanlinaaritu   |                | $G = 5$ to 100, $V_O = -10$ V to +10 V, $R_L = 10$ kΩ |            | 2                                                | 5          | ppm    |
|                 | Gain nonlinearity   | '              | $G = 1000$ , $V_O = -10$ V to +10 V, $R_L = 10$ kΩ    |            | 20                                               | 50         | ppm    |
| OUTP            | UT                  |                |                                                       | ·          |                                                  |            |        |
|                 | Voltage swing       |                | $R_L = 10 \text{ k}\Omega$                            | (V-) + 0.1 | ('                                               | V+) - 0.15 | V      |
|                 | Load capacitance    | e stability    |                                                       |            | 1000                                             |            | pF     |
|                 | Short-circuit curre | ent            | Continuous to common                                  |            | ±16                                              |            | mA     |
| FREQ            | UENCY RESPONSI      | E              |                                                       |            |                                                  |            |        |
|                 |                     |                | G = 5                                                 |            | 600                                              |            | kHz    |
| BW              | W Bandwidth, –3 dB  |                | G = 10                                                |            | 530                                              |            | kHz    |
| DVV             | Bandwidth, –3 dB    | G = 100        |                                                       | 150        |                                                  | kHz        |        |
|                 |                     |                | G = 1000                                              |            | 15                                               |            | kHz    |
| CD              | Class rate          |                | $G = 5$ , $V_O = \pm 14.5 \text{ V}$                  |            | 1.5                                              |            | V/µs   |
| SR              | Slew rate           |                | $G = 100, V_O = \pm 14.5 V$                           |            | 1.5                                              |            | V/µs   |
|                 |                     |                | G = 5, V <sub>STEP</sub> = 10 V                       |            | 10                                               |            | μs     |
|                 |                     | To 0.01%       | G = 100, V <sub>STEP</sub> = 10 V                     |            | 12                                               |            | μs     |
|                 | Cattling time       |                | G = 1000, V <sub>STEP</sub> = 10 V                    |            | 95                                               |            | μs     |
| t <sub>S</sub>  | Settling time       |                | G = 1, V <sub>STEP</sub> = 10 V                       |            | 11                                               |            | μs     |
|                 |                     | To 0.001%      | G = 100, V <sub>STEP</sub> = 10 V                     |            | 18                                               |            | μs     |
|                 |                     |                | G = 1000, V <sub>STEP</sub> = 10 V                    |            | 118                                              |            | μs     |
| REFE            | RENCE INPUT         | •              |                                                       |            |                                                  |            |        |
| R <sub>IN</sub> | Input impedance     |                |                                                       |            | 60                                               |            | kΩ     |
|                 | Voltage range       |                |                                                       | V–         |                                                  | V+         | V      |
|                 | Gain to output      |                |                                                       |            | 1                                                |            | V/V    |
|                 | Reference gain e    | error          |                                                       |            | 0.01                                             |            | %      |
| POWE            | R SUPPLY            |                |                                                       |            |                                                  |            |        |
| .,              | D                   | lt             | Single                                                | +2.7       |                                                  | +36        | V      |
| Vs              | Power-supply vo     | itage          | Dual                                                  | ±1.35      |                                                  | ±18        | V      |
|                 | Outpos == t ===     |                | V <sub>IN</sub> = 0 V                                 |            | 200                                              | 250        | μA     |
| IQ              | Quiescent currer    | π              | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$  |            | 250                                              | 320        | μA     |
| TEMP            | ERATURE RANGE       |                | •                                                     | ·          |                                                  |            |        |
|                 | Specified           |                |                                                       | -40        |                                                  | +125       | °C     |
|                 | Operating           |                |                                                       | -50        |                                                  | +150       | °C     |
| $\theta_{JA}$   | Thermal resistan    | ce             |                                                       |            | 215                                              |            | °C/W   |

<sup>(4)</sup> The values specified for G > 5 do not include the effects of the external gain-setting resistor,  $R_G$ .

Submit Documentation Feedback

Copyright © 2012, Texas Instruments Incorporated



### THERMAL INFORMATION

|                  |                                              | INA827     |       |
|------------------|----------------------------------------------|------------|-------|
|                  | THERMAL METRIC <sup>(1)</sup>                | DGK (MSOP) | UNITS |
|                  |                                              | 8 PINS     |       |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 215.4      |       |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 66.3       |       |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 97.8       | °C/W  |
| ΨЈТ              | Junction-to-top characterization parameter   | 10.5       | C/VV  |
| ΨЈВ              | Junction-to-board characterization parameter | 96.1       |       |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | N/A        |       |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### **PIN CONFIGURATION**

#### DGK PACKAGE MSOP-8 (TOP VIEW)



#### **PIN DESCRIPTIONS**

| NAME             | NO.  | DESCRIPTION                                                      |
|------------------|------|------------------------------------------------------------------|
| -IN              | 1    | Negative input                                                   |
| +IN              | 4    | Positive input                                                   |
| REF              | 6    | Reference input. This pin must be driven by low impedance.       |
| $R_{G}$          | 2, 3 | Gain setting pin. Place a gain resistor between pin 2 and pin 3. |
| V <sub>OUT</sub> | 7    | Output                                                           |
| -V <sub>S</sub>  | 5    | Negative supply                                                  |
| +V <sub>S</sub>  | 8    | Positive supply                                                  |

Copyright © 2012, Texas Instruments Incorporated



#### TYPICAL CHARACTERISTICS

At  $T_A$  = +25°C,  $V_S$  = ±15 V,  $R_L$  = 10 k $\Omega$ ,  $V_{REF}$  = 0 V, and G = 5, unless otherwise noted.

# TYPICAL DISTRIBUTION OF INPUT OFFSET VOLTAGE



#### Figure 1.

# TYPICAL DISTRIBUTION OF INPUT OFFSET VOLTAGE DRIFT



Figure 2.

# TYPICAL DISTRIBUTION OF OUTPUT OFFSET VOLTAGE



### TYPICAL DISTRIBUTION OF OUTPUT OFFSET VOLTAGE DRIFT



Figure 4.

#### TYPICAL CHARACTERISTICS (continued)

At  $T_A = +25$ °C,  $V_S = \pm 15$  V,  $R_L = 10$  k $\Omega$ ,  $V_{REF} = 0$  V, and G = 5, unless otherwise noted.



TYPICAL DISTRIBUTION OF INPUT OFFSET CURRENT 500 SD: 0.59 nA MEAN: 0.01 nA 400 300 200 100 Ios (nA) G006

INPUT COMMON-MODE VOLTAGE vs OUTPUT VOLTAGE (Single Supply,  $V_S = +2.7 \text{ V}$ , G = 5)



INPUT COMMON-MODE VOLTAGE vs OUTPUT VOLTAGE (Single Supply,  $V_S = +2.7 \text{ V}$ , G = 100)

Figure 6.



#### INPUT COMMON-MODE VOLTAGE vs OUTPUT VOLTAGE (Single Supply, $V_S = +5 V$ , G = 5)



INPUT COMMON-MODE VOLTAGE vs OUTPUT VOLTAGE (Single Supply,  $V_S = +5 \text{ V}$ , G = 100)



Figure 10.

#### TYPICAL CHARACTERISTICS (continued)

At  $T_A$  = +25°C,  $V_S$  = ±15 V,  $R_L$  = 10 k $\Omega$ ,  $V_{REF}$  = 0 V, and G = 5, unless otherwise noted.

#### INPUT COMMON-MODE VOLTAGE vs OUTPUT VOLTAGE (Dual Supply, $V_S = \pm 5 \text{ V}$ )



Figure 11.

#### INPUT COMMON-MODE VOLTAGE vs OUTPUT VOLTAGE (Dual Supply, $V_S = \pm 15 \text{ V}, \pm 12 \text{ V}, G = 5$ )

NSTRUMENTS



Figure 12.

#### INPUT COMMON-MODE VOLTAGE vs OUTPUT VOLTAGE (Dual Supply, $V_S = \pm 15 \text{ V}, \pm 12 \text{ V}, G = 100$ )



Figure 13.

### **INPUT OVERVOLTAGE vs INPUT CURRENT** $(G = 1, V_S = \pm 15 V)$



Figure 14.



Figure 15.

#### **CMRR vs FREQUENCY** (RTI, 1-kΩ Source Imbalance)



Figure 16.



#### TYPICAL CHARACTERISTICS (continued)

At  $T_A = +25$ °C,  $V_S = \pm 15$  V,  $R_L = 10$  k $\Omega$ ,  $V_{REF} = 0$  V, and G = 5, unless otherwise noted.













#### **CURRENT NOISE SPECTRAL DENSITY** vs FREQUENCY (RTI)





Figure 22.

### TYPICAL CHARACTERISTICS (continued)

At  $T_A$  = +25°C,  $V_S$  = ±15 V,  $R_L$  = 10 k $\Omega$ ,  $V_{REF}$  = 0 V, and G = 5, unless otherwise noted.







**ISTRUMENTS** 

Figure 24.

#### INPUT BIAS CURRENT vs COMMON-MODE VOLTAGE $(V_S = +2.7 V)$





**INPUT OFFSET CURRENT vs TEMPERATURE** 

2.5

2

Unit 1

Unit 2





Figure 28.

10

Copyright © 2012, Texas Instruments Incorporated



 www.ti.com
 SBOS631 – JUNE 2012

#### TYPICAL CHARACTERISTICS (continued)

At  $T_A = +25$ °C,  $V_S = \pm 15$  V,  $R_L = 10$  k $\Omega$ ,  $V_{REF} = 0$  V, and G = 5, unless otherwise noted.













Copyright © 2012, Texas Instruments Incorporated



#### TYPICAL CHARACTERISTICS (continued)

At  $T_A$  = +25°C,  $V_S$  = ±15 V,  $R_L$  = 10 k $\Omega$ ,  $V_{REF}$  = 0 V, and G = 5, unless otherwise noted.



Figure 35.



Figure 36.









#### TYPICAL CHARACTERISTICS (continued)

At  $T_A = +25$ °C,  $V_S = \pm 15$  V,  $R_L = 10$  k $\Omega$ ,  $V_{REF} = 0$  V, and G = 5, unless otherwise noted.



Figure 41.



**SMALL-SIGNAL RESPONSE OVER** 



Figure 43.



Figure 44.







Figure 46.



#### TYPICAL CHARACTERISTICS (continued)

At  $T_A = +25$ °C,  $V_S = \pm 15$  V,  $R_L = 10$  k $\Omega$ ,  $V_{REF} = 0$  V, and G = 5, unless otherwise noted.



Figure 47.

# LARGE-SIGNAL RESPONSE AND SETTLING TIME $(G=5,\,R_L=10\,k\Omega,\,C_L=100\;pF)$



Figure 48.

# LARGE-SIGNAL RESPONSE AND SETTLING TIME (G = 10, $R_L$ = 10 k $\Omega$ , $C_L$ = 100 pF)



Figure 49.

# LARGE-SIGNAL RESPONSE AND SETTLING TIME (G = 100, $R_L$ = 10 k $\Omega$ , $C_L$ = 100 pF)



Figure 50.

#### LARGE-SIGNAL RESPONSE AND SETTLING TIME (G = 1000, R<sub>1</sub> = 10 k $\Omega$ , C<sub>1</sub> = 100 pF)



Figure 51.

#### **OPEN-LOOP OUTPUT IMPEDANCE**



Figure 52.



#### **TYPICAL CHARACTERISTICS (continued)**

At  $T_A$  = +25°C,  $V_S$  = ±15 V,  $R_L$  = 10 k $\Omega$ ,  $V_{REF}$  = 0 V, and G = 5, unless otherwise noted.

#### CHANGE IN INPUT OFFSET VOLTAGE vs WARM-UP TIME 4 3 Offset Voltage (µV) 1 0 -1 -2 -3 40 80 120 160 200 Time (s) G056 Figure 53.



#### **APPLICATION INFORMATION**

Figure 54 shows the basic connections required for device operation. Good layout practice mandates that bypass capacitors are placed as close to the device pins as possible.

The INA827 output is referred to the output reference (REF) terminal, which is normally grounded. This connection must be low-impedance to assure good common-mode rejection. Although 5  $\Omega$  or less of stray resistance can be tolerated while maintaining specified CMRR, small stray resistances of tens of ohms in series with the REF pin can cause noticeable degradation in CMRR.



(1) This resistor is optional if the input voltage remains above  $[(V-)-2\ V]$  or if the signal source current drive capability is limited to less than 3.5 mA. See the *Input Protection* section for more details.

Figure 54. Basic Connections

16



#### **SETTING THE GAIN**

Device gain is set by a single external resistor ( $R_G$ ), connected between pins 2 and 3. The value of  $R_G$  is selected according to Equation 1:

$$5 + \left(\frac{80 \text{ k}\Omega}{\text{R}_{\text{G}}}\right) \tag{1}$$

Table 1 lists several commonly-used gains and resistor values. The on-chip resistors are laser-trimmed to accurate absolute values. The accuracy and temperature coefficients of these resistors are included in the gain accuracy and drift specifications of the INA827.

|                    | •                  |                               |
|--------------------|--------------------|-------------------------------|
| DESIRED GAIN (V/V) | R <sub>G</sub> (Ω) | NEAREST 1% R <sub>G</sub> (Ω) |
| 5                  | _                  | _                             |
| 10                 | 16.00k             | 15.8k                         |
| 20                 | 5.333k             | 5.36k                         |
| 50                 | 1.778k             | 1.78k                         |
| 100                | 842.1              | 845                           |
| 200                | 410.3              | 412                           |
| 500                | 161.6              | 162                           |
| 1000               | 80.40              | 80.6                          |
|                    |                    |                               |

Table 1. Commonly-Used Gains and Resistor Values

#### **Gain Drift**

The stability and temperature drift of the external gain setting resistor ( $R_G$ ) also affects gain. The  $R_G$  contribution to gain accuracy and drift can be directly inferred from the gain of Equation 1.

The best gain drift of 1 ppm per degree Celsius can be achieved when the INA827 uses G=5 without  $R_G$  connected. In this case, the gain drift is limited only by the slight temperature coefficient mismatch of the integrated 50-k $\Omega$  resistors in the differential amplifier ( $A_3$ ). At gains greater than 5, the gain drift increases as a result of the individual drift of the resistors in the feedback of  $A_1$  and  $A_2$ , relative to the drift of the external gain resistor  $R_G$ . Process improvements to the temperature coefficient of the feedback resistors now enable a maximum gain drift of the feedback resistors to be specified at 35 ppm per degree Celsius, thus significantly improving the overall temperature stability of applications using gains greater than 5.

Low resistor values required for high gains can make wiring resistance important. Sockets add to wiring resistance and contribute additional gain error (such as possible unstable gain errors) at gains of approximately 100 or greater. To ensure stability, avoid parasitic capacitances greater than a few picofarads at  $R_G$  connections. Careful matching of any parasitics on both  $R_G$  pins maintains optimal CMRR over frequency; see the Typical Characteristics.

Copyright © 2012, Texas Instruments Incorporated



#### **OFFSET TRIMMING**

Most applications require no external offset adjustment; however, if necessary, adjustments can be made by applying a voltage to the REF terminal. Figure 55 shows an optional circuit for trimming the output offset voltage. The voltage applied to the REF terminal is summed at the output. The op amp buffer provides low impedance at the REF terminal to preserve good common-mode rejection.



Figure 55. Optional Trimming of Output Offset Voltage

#### **INPUT COMMON-MODE RANGE**

The linear input voltage range of the INA827 input circuitry extends from the negative supply voltage to 1 V below the positive supply, while maintaining 88-dB (minimum) common-mode rejection throughout this range. The common-mode range for most common operating conditions is described in Figure 14 and Figure 35 through Figure 38. The INA827 can operate over a wide range of power supplies and  $V_{REF}$  configurations, thus making a comprehensive guide to common-mode range limits for all possible conditions impractical to provide.

The most commonly overlooked overload condition occurs when a circuit exceeds the output swing of  $A_1$  and  $A_2$ , which are internal circuit nodes that cannot be measured. Calculating the expected voltages at the output of  $A_1$  and  $A_2$  (see Figure 56) provides a check for the most common overload conditions. The  $A_1$  and  $A_2$  designs are identical and the outputs can swing to within approximately 100 mV of the power-supply rails. For example, when the  $A_2$  output is saturated,  $A_1$  may continue to be in linear operation and responding to changes in the noninverting input voltage. This difference may give the appearance of linear operation but the output voltage is invalid

A single-supply instrumentation amplifier has special design considerations. To achieve a common-mode range that extends to single-supply ground, the INA827 employs a current-feedback topology with PNP input transistors; see Figure 56. The matched PNP transistors ( $Q_1$  and  $Q_2$ ) shift the input voltages of both inputs up by a diode drop and (through the feedback network) shift the output of  $A_1$  and  $A_2$  by approximately +0.8 V. With both inputs and  $V_{REF}$  at single-supply ground (negative power supply), the output of  $A_1$  and  $A_2$  is well within the linear range, allowing differential measurements to be made at the GND level. As a result of this input level-shifting, the voltages at pins 2 and 3 are not equal to the respective input terminal voltages (pins 1 and 4). For most applications, this inequality is not important because only the gain-setting resistor connects to these pins.



#### **INSIDE THE INA827**

Refer to Figure 54 for a simplified representation of the INA827. A more detailed diagram (shown in Figure 56) provides additional insight into the INA827 operation.

Each input is protected by two field-effect transistors (FETs) that provide a low series resistance under normal signal conditions and preserve excellent noise performance. When excessive voltage is applied, these transistors limit input current to approximately 8 mA.

The differential input voltage is buffered by  $Q_1$  and  $Q_2$  and is applied across  $R_G$ , causing a signal current to flow through  $R_G$ ,  $R_1$ , and  $R_2$ . The output difference amplifier (A<sub>3</sub>) removes the common-mode component of the input signal and refers the output signal to the REF terminal.

The equations shown in Figure 56 describe the output voltages of  $A_1$  and  $A_2$ . The  $V_{BE}$  and voltage drop across  $R_1$  and  $R_2$  produce output voltages on  $A_1$  and  $A_2$  that are approximately 0.8 V higher than the input voltages.



Figure 56. INA827 Simplified Circuit Diagram

#### INPUT PROTECTION

The INA827 inputs are individually protected for voltages up to  $\pm 40$  V. For example, a condition of -40 V on one input and +40 V on the other input does not cause damage. However, if the input voltage exceeds [(V-) - 2 V] and the signal source current drive capability exceeds 3.5 mA, the output voltage switches to the opposite polarity; see Figure 14. This polarity reversal can easily be avoided by adding a 10-k $\Omega$  resistance in series with both inputs.

Internal circuitry on each input provides low series impedance under normal signal conditions. If the input is overloaded, the protection circuitry limits the input current to a safe value of approximately 8 mA. Figure 14 illustrates this input current limit behavior. The inputs are protected even if the power supplies are disconnected or turned off.

#### INPUT BIAS CURRENT RETURN PATH

The INA827 input impedance is extremely high—approximately 20 G $\Omega$ . However, a path must be provided for the input bias current of both inputs. This input bias current is typically 35 nA. High input impedance means that this input bias current changes very little with varying input voltage.

Input circuitry must provide a path for this input bias current for proper operation. Figure 57 shows various provisions for an input bias current path. Without a bias current path, the inputs float to a potential that exceeds the INA827 common-mode range, and the input amplifiers saturate. If the differential source resistance is low, the bias current return path can be connected to one input (as shown in the thermocouple example in Figure 57). With higher source impedance, using two equal resistors provides a balanced input with possible advantages of lower input offset voltage as a result of bias current and better high-frequency common-mode rejection.



Figure 57. Providing an Input Common-Mode Current Path

20



#### REFERENCE TERMINAL

The INA827 output voltage is developed with respect to the voltage on the reference terminal. Often, in dual-supply operation, the reference pin (pin 6) is connected to the low-impedance system ground. Offsetting the output signal to a precise mid-supply level (for example, 2.5 V in a 5-V supply environment) can be useful in single-supply operation. The signal can be shifted by applying a voltage to the device REF pin, which can be useful when driving a single-supply ADC.

For best performance, any source impedance to the REF terminal should be kept below 5  $\Omega$ . Referring to Figure 54, the reference resistor is at one end of a 50-k $\Omega$  resistor. Additional impedance at the REF pin adds to this 50-k $\Omega$  resistor. The imbalance in resistor ratios results in degraded common-mode rejection ratio (CMRR).

Figure 58 shows two different methods of driving the reference pin with low impedance. The OPA330 is a low-power, chopper-stabilized amplifier and therefore offers excellent stability over temperature. The OPA330 is available in the space-saving SC70 and even smaller chip-scale package. The REF3225 is a precision reference in a small SOT23-6 package.



Figure 58. Options for Low-Impedance Level Shifting

#### **DYNAMIC PERFORMANCE**

Figure 19 illustrates that, despite having low quiescent current of only 200 μA, the INA827 achieves much wider bandwidth than other instrumentation amplifiers (INAs) in its class. This achievement is a result of using TI's proprietary high-speed precision bipolar process technology. The current-feedback topology provides the INA827 with wide bandwidth even at high gains. Settling time also remains excellent at high gain because of a 1.5-V/μs high slew rate.

Copyright © 2012, Texas Instruments Incorporated



#### **OPERATING VOLTAGE**

The INA827 operates over a power-supply range of +2.7 V to +36 V (±1.35 V to ±18 V). Supply voltages higher than 40 V (±20 V) can permanently damage the device. Parameters that vary over supply voltage or temperature are shown in the Typical Characteristics section.

#### **Low-Voltage Operation**

The INA827 can operate on power supplies as low as  $\pm 1.35$  V. Most parameters vary only slightly throughout this supply voltage range; see the Typical Characteristics section. Operation at very low supply voltage requires careful attention to assure that the input voltages remain within the linear range. Voltage swing requirements of the internal nodes limit the input common-mode range with low power-supply voltage. Figure 7 to Figure 13 and Figure 35 to Figure 38 describe the linear operation range for various supply voltages, reference connections, and gains.

#### **ERROR SOURCES**

Most modern signal-conditioning systems calibrate errors at room temperature. However, calibration of errors that result from a change in temperature is normally difficult and costly. Therefore, it is important to minimize these errors by choosing high-precision components such as the INA827 that have improved specifications in critical areas that impact overall system precision. Figure 59 shows an example application.



Figure 59. Example Application with G = 10 V/V and 1-V Differential Voltage

22



Resistor-adjustable INAs such as the INA827 yield the lowest gain error at G = 5 because of the inherently wellmatched drift of the internal resistors of the differential amplifier. At gains greater than 5 (for instance, G = 10 V/V or G = 100 V/V) gain error becomes a significant error source because of the resistor drift contribution of the feedback resistors in conjunction with the external gain resistor. Except for very high gain applications, gain drift is by far the largest error contributor compared to other drift errors (such as offset drift). The INA827 offers the lowest gain error over temperature in the marketplace for both G > 5 and G = 5 (no external gain resistor). Table 2 summarizes the major error sources in common INA applications and compares the two cases of G = 5 (no external resistor) and G = 10 (with a 16-k $\Omega$  external resistor). As can be seen in Table 2, while the static errors (absolute accuracy errors) in G = 5 are almost twice as great as compared to G = 10, there is a great reduction in drift errors because of the significantly lower gain error drift. In most applications, these static errors can readily be removed during calibration in production. All calculations refer the error to the input for easy comparison and system evaluation.

**Table 2. Error Calculation** 

|                                     |                                                                                                                                                         |                                               | INA827                |                      |
|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|-----------------------|----------------------|
| ERROR SOURCE                        | ERROR CALCULATION                                                                                                                                       | SPECIFICATION                                 | G = 10 ERROR<br>(ppm) | G = 1 ERROR<br>(ppm) |
| ABSOLUTE ACCURACY AT +25°C          |                                                                                                                                                         |                                               |                       |                      |
| Input offset voltage (μV)           | V <sub>OSI</sub> / V <sub>DIFF</sub>                                                                                                                    | 150                                           | 150                   | 150                  |
| Output offset voltage (µV)          | $V_{OSO} / (G \times V_{DIFF})$                                                                                                                         | 2000                                          | 200                   | 400                  |
| Input offset current (nA)           | $I_{OS}$ × maximum $(R_{S+}, R_{S-}) / V_{DIFF}$                                                                                                        | 5                                             | 50                    | 50                   |
| CMRR (dB)                           | $V_{CM} / (10^{CMRR / 20} \times V_{DIFF})$                                                                                                             | 94 (G = 10),<br>88 (G = 5)                    | 200                   | 398                  |
| Total absolute accuracy error (ppm) |                                                                                                                                                         |                                               | 600                   | 998                  |
| DRIFT TO +105°C                     |                                                                                                                                                         |                                               |                       |                      |
| Gain drift (ppm/°C)                 | GTC × (T <sub>A</sub> – 25)                                                                                                                             | 25 (G = 10),<br>1 (G = 5)                     | 2000                  | 80                   |
| Input offset voltage drift (µV/°C)  | (V <sub>OSI_TC</sub> / V <sub>DIFF</sub> ) × (T <sub>A</sub> – 25)                                                                                      | 5                                             | 200                   | 200                  |
| Output offset voltage drift (µV/°C) | [V <sub>OSO_TC</sub> / ( G × V <sub>DIFF</sub> )] × (T <sub>A</sub> – 25)                                                                               | 30                                            | 240                   | 240                  |
| Total drift error (ppm)             |                                                                                                                                                         |                                               | 2440                  | 760                  |
| RESOLUTION                          |                                                                                                                                                         |                                               |                       |                      |
| Gain nonlinearity (ppm of FS)       |                                                                                                                                                         | 5                                             | 5                     | 5                    |
| Voltage noise (1 kHz)               | $\sqrt{\text{BW}} \times \sqrt{\left(e_{\text{NI}}^2 + \left(\frac{e_{\text{NO}}}{\text{G}}\right)^2\right)^2} \times \frac{6}{\text{V}_{\text{DIFF}}}$ | e <sub>NI</sub> = 17<br>e <sub>NO</sub> = 250 | 6                     | 6                    |
| Total resolution error (ppm)        |                                                                                                                                                         |                                               | 11                    | 11                   |
| TOTAL ERROR                         |                                                                                                                                                         |                                               |                       |                      |
| Total error                         | Total error = sum of all error sources                                                                                                                  |                                               | 3051                  | 1769                 |

#### LAYOUT GUIDELINES

Attention to good layout practices is always recommended. Keep traces short and, when possible, use a printed circuit board (PCB) ground plane with surface-mount components placed as close to the device pins as possible. Place 0.1-µF bypass capacitors close to the supply pins. These guidelines should be applied throughout the analog circuit to improve performance and provide benefits such as reducing the electromagnetic-interference (EMI) susceptibility.

#### **CMRR vs Frequency**

The INA827 pinout has been optimized for achieving maximum CMRR performance over a wide range of frequencies. However, care must be taken to ensure that both input paths are well-matched for source impedance and capacitance to avoid converting common-mode signals into differential signals. In addition, parasitic capacitance at the gain-setting pins can also affect CMRR over frequency. For example, in applications that implement gain switching using switches or PhotoMOS® relays to change the value of R<sub>G</sub>, the component should be chosen so that the switch capacitance is as small as possible.

Copyright © 2012, Texas Instruments Incorporated Product Folder Link(s): INA827

### APPLICATION EXAMPLE

#### **Programmable Logic Controller (PLC) Input**

An example programmable logic controller (PLC) input application using an INA827 is shown in Figure 60.



Figure 60. ±10-V, 4-mA to 20-mA PLC Input

Submit Documentation Feedback

Copyright © 2012, Texas Instruments Incorporated

NSTRUMENTS





16-Aug-2012

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| INA827AIDGK      | ACTIVE                | VSSOP        | DGK                | 8    | 80          | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAGI         | evel-2-260C-1 YEAR           |                             |
| INA827AIDGKR     | ACTIVE                | VSSOP        | DGK                | 8    | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAGI         | evel-2-260C-1 YEAR           |                             |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### PACKAGE MATERIALS INFORMATION

www.ti.com 16-Aug-2012

#### TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**



#### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### TAPE AND REEL INFORMATION

\*All dimensions are nominal

| Device       | _     | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| INA827AIDGKR | VSSOP | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

www.ti.com 16-Aug-2012



#### \*All dimensions are nominal

| ĺ | Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|--------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| I | INA827AIDGKR | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |  |

### DGK (S-PDSO-G8)

### PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

| roducts |              | Applications |
|---------|--------------|--------------|
|         | ti aaaa/adia | A            |

Pr

Audio Automotive and Transportation www.ti.com/automotive www.ti.com/audio www.ti.com/communications **Amplifiers** amplifier.ti.com Communications and Telecom **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** Consumer Electronics www.ti.com/consumer-apps www.dlp.com DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

OMAP Mobile Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>

www.ti-rfid.com